# Graph Representation and Embedding for Semiconductor Manufacturing Fab States

Benedikt Schulz, Christoph Jacobi Karlsruhe Institute of Technology

Arlsruhe Institute of Technology



Andrej Gisbrecht, Evangelos Angelidis

Chew Wye Chan, Boon Ping Gan D-SIMLAB Technologies Pte Ltd





Winter Simulation Conference 2022







## Semiconductor Manufacturing requires Planning Algorithms



Semiconductor Manufacturing in the MiniFab







on the basis of a decision by the German Bundest:



### Semiconductor Manufacturing requires Planning Algorithms

AISSI AUTOMATED SCHEDULING

Planning algorithms require well-structured input data



How to encode the state of a whole fab to provide it to a planning algorithm?

<sup>1</sup> (Sarin et al. 2011), <sup>2</sup> (Li et al. 2013), <sup>3</sup> (Schelthoff et al. 2022), <sup>4</sup> (Qiao et al. 2013)

Winter Simulation Conference 2022

<sup>3</sup> Graph Representation and Embedding for Semiconductor Manufacturing Fab States





#### Modelling a Semiconductor Manufacturing Fab State as a Graph

Graph representation incorporates structure and parameters of the fab state



How does this graph representation approach help to encode fab states?

Winter Simulation Conference 2022

4 Graph Representation and Embedding for Semiconductor Manufacturing Fab States





#### **Using Representation Learning to Embed Fab State Graphs**

Graph embedding allows to encode fab state graph with low-dimensional vector

graph2vec (Narayanan et al. (2017)): Map graphs to vectors

5

Extract the subgraphs of each graph 1 **EqpG**<sub>Diffusio</sub> EqpG<sub>Lithograp</sub> EqpG<sub>Diff</sub> Eqp<sub>A</sub> Eqp<sub>B</sub> Eqp<sub>B</sub> Eqp Eqp<sub>E</sub> Eqp Eqp<sub>A</sub> Eqp<sub>B</sub> Eqp<sub>A</sub> Op, Route Lot<sub>2</sub> Lot<sub>3</sub> Lot₁  $Op_2$ Route Lot₁ ... T E A 4Winter Simulation Conference 2022 Graph Representation and Embedding for Semiconductor Manufacturing Fab States



#### **Using Representation Learning to Embed Fab State Graphs**

Graph embedding allows to encode fab state graph with low-dimensional vector

graph2vec (Narayanan et al. (2017)): Map graphs to vectors

2 Learn embeddings of graphs based on their subgraphs





#### From Fab State to Graph Representation to Graph Embedding



Representing and embedding fab states of the MiniFab



How do numerical results look like when applying this approach?







Winter Simulation Conference 2022

7

Graph Representation and Embedding for Semiconductor Manufacturing Fab States

#### **Graph Embedding of different Fab States of the MiniFab**

AISSI AUTOMATED SCHEDULING

Numerical results for two-dimensional embedding space



#### Setting:

- MiniFab with 3 lots in production
- 1000 different fab states

Winter Simulation Conference 2022

<sup>8</sup> Graph Representation and Embedding for Semiconductor Manufacturing Fab States



TEA4

an the basis of a decisi to the German Bunder

#### Graph Embedding of different Fab States of the MiniFab

Numerical results for two-dimensional embedding space – analysis of embeddings





<sup>9</sup> Graph Representation and Embedding for Semiconductor Manufacturing Fab States





#### **Graph Embedding of different Fab States of the MiniFab**

AUTOMATED

Sinaapore

Numerical results for two- and three-dimensional embedding space





ITEA4Enterprise on the basis of a decision by the German Bundest:

#### Winter Simulation Conference 2022 10 Graph Representation and Embedding for Semiconductor Manufacturing Fab States

#### **Graph Representation and Embedding of Fab States**

AISSI

An approach to encode fab states



MiniFab use case indicates that low-dimensional embeddings of fab states preserve some structural information of the original fab state (modelled as a graph).

Winter Simulation Conference 2022

Graph Representation and Embedding for Semiconductor Manufacturing Fab States



#### **Graph Representation and Embedding of Fab States**



An approach to encode fab states



Benedikt Schulz, Christoph Jacobi Karlsruhe Institute of Technology



Andrej Gisbrecht, Evangelos Angelidis Robert Bosch GmbH

**BOSCH** 

Chew Wye Chan, Boon Ping Gan D-SIMLAB Technologies Pte Ltd







on the basis of a decision by the German Bundest:

Winter Simulation Conference 2022

<sup>12</sup> Graph Representation and Embedding for Semiconductor Manufacturing Fab States